Skip to main navigation Skip to search Skip to main content

Simulation Study of Single-Event Effects for the 4H-SiC VDMOSFET With Ultralow On-Resistance

Research output: Contribution to journalArticlepeer-review

Abstract

Silicon carbide (SiC) vertical-diffused metal oxide field transistor (VDMOSFET) is an important power device for aerospace application. However, it is sensitive to heavy particles radiation in space which can cause catastrophic single-event effects (SEEs). In this article, a method of SEE hardening at a high linear energy transfer (LET) value range is studied to the 1.2 kV-rated SiC VDMOSFET by the 2-D numerical simulator SILVACO TCAD. Simulation results illustrate that, compared with the VDMOSFET which only has four buffer (FB-VDMOSFET) layers, the improved MOSFET could increase the abilities of single-event burnout (SEB) and the single-event gate rupture (SEGR) of the device effectively. At the same time, the proposed MOSFET has the lower specific ON-resistance ( ${R}_{\text {on, sp}}$ ) at room temperature. As a result, the gate oxide of the FB-VDMOSFET has reached 7.5 MV/cm and the maximum temperature reached 2480 K at a voltage of 600 V and an LET value of 0.5 pC/ $\mu \text{m}$. However, the maximum temperature of the improved VDMOSFET is 2150 K when ${V}_{\mathrm {DS}}$ = 950 V.

Original languageEnglish
Pages (from-to)3283-3289
Number of pages7
JournalIEEE Transactions on Electron Devices
Volume69
Issue number6
DOIs
StatePublished - 1 Jun 2022

Keywords

  • 2-D numerical simulation
  • lattice temperature
  • linear energy transfer (LET)
  • single-event burnout (SEB)
  • single-event effect (SEE)
  • single-event gate rupture (SEGR)

Fingerprint

Dive into the research topics of 'Simulation Study of Single-Event Effects for the 4H-SiC VDMOSFET With Ultralow On-Resistance'. Together they form a unique fingerprint.

Cite this