Skip to main navigation Skip to search Skip to main content

Seeds optimization algorithm of SIC test sequences in low power BIST

  • Liyi Xiao*
  • , Bei Cao
  • , Yongsheng Wang
  • *Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Single input change (SIC) test sequence has been investigated in recent years because it is effective to reduce the test power consumption. Deterministic built-in self-test (BIST) can achieve the high fault coverage with relatively short test application time and low test cost. In this paper, seeds selection scheme of SIC sequences based on deterministic ATPG test patterns is proposed for decreasing the test power consumption and test application time with high test fault coverage. Proper selection of SIC seeds is the key aspect to a successful low power deterministic BIST technique. Furthermore, simulated annealing algorithm is used to optimize the numbers of seeds. A simple hardware structure can implement the generation of SIC sequences. Experimental results based on ISCAS'85 benchmark circuits demonstrate that the proposed algorithm can reduce the number of SIC seeds. Test application time and average power can be decreased, and test fault coverage also keep high compared to random SIC (RSIC) test sequences.

Original languageEnglish
Title of host publication2010 Academic Symposium on Optoelectronics and Microelectronics Technology and 10th Chinese-Russian Symposium on Laser Physics and Laser Technology, RCSLPLT/ASOT 2010
Pages352-355
Number of pages4
DOIs
StatePublished - 2010
Event2010 Academic Symposium on Optoelectronics and Microelectronics Technology and 10th Chinese-Russian Symposium on Laser Physics and Laser Technology, RCSLPLT/ASOT 2010 - Harbin, China
Duration: 28 Jul 20101 Aug 2010

Publication series

Name2010 Academic Symposium on Optoelectronics and Microelectronics Technology and 10th Chinese-Russian Symposium on Laser Physics and Laser Technology, RCSLPLT/ASOT 2010

Conference

Conference2010 Academic Symposium on Optoelectronics and Microelectronics Technology and 10th Chinese-Russian Symposium on Laser Physics and Laser Technology, RCSLPLT/ASOT 2010
Country/TerritoryChina
CityHarbin
Period28/07/101/08/10

Keywords

  • ATPG
  • BIST
  • Deterministic test
  • SIC sequences
  • Simulated annealing algorithm

Fingerprint

Dive into the research topics of 'Seeds optimization algorithm of SIC test sequences in low power BIST'. Together they form a unique fingerprint.

Cite this